

## 625 Digital Switching System AES/EBU I/O Card 625-170A



## **General Description.**

The card is equipped with 4 balanced inputs and 4 balanced outputs for AES/EBU formatted signals (conforming to AES3-1992 specifications). Its function is to convert the incoming and outgoing signals between the AES/EBU signals and the TDM bus format. The sampling frequency of the incoming and outgoing signals is 48kHz and synchronized to the ref. sync of the system. However, inputs out of lock will normally be routed with only the occasional loss or repetition of a sample, providing the sampling frequency is within 48kHz  $\pm$ 12,5% (AES/EBU specification).

User bits, channel bits, parity bits and validity bits can be routed transparently to other AES/EBU outputs. However, a non-transparent mode can be selected for special applications. In this case, a default channel status setting is applied to the output to ensure that the receiver of the following equipment is always able to lock on it.

Optionally, a Sample Rate Converter module can be mounted on the board, accepting any input sample frequency between 10kHz and 48kHz.

The card is equipped with relay contacts, to connect one output at the time, to the Output monitor bus.

The 625-170A card is equipped with DSP power for making the following functions available; Level adjustment, mixing, summing (Stereo to Mono), modulation detection, phase shift, delay and various filter functions etc.

| Specifications:                                                                                                               |                                          | Output                                                                                                                                        |                                                     |  |
|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|
| Input<br>Number of Inpute (Storee)                                                                                            | 4                                        | Number of Output (Stereo)                                                                                                                     | 4                                                   |  |
| Input sample frequency without SRC                                                                                            | 4<br>48kHz<br>24bits                     | Output sample frequency<br>Output impedance, balanced floating                                                                                | 48kHz                                               |  |
| Input impedance balanced floating                                                                                             | 24013                                    | (0,1 to 6 MHz)                                                                                                                                | 110Ω ±20%                                           |  |
| (0,1 to 6MHz)<br>Input signal level                                                                                           | 110Ω ±20%<br>0.2 Vpp to 7 Vpp            | Output signal level ( $R^{load} = 110\Omega$ )                                                                                                | Between 2 Vpp and 7 Vpp.                            |  |
| (Input accept signals with eye diagram                                                                                        |                                          |                                                                                                                                               | Typical 4,5 Vpp                                     |  |
| According to AES3-1992)                                                                                                       |                                          | Ouput common mode component                                                                                                                   |                                                     |  |
| Input common mode rejection                                                                                                   | No data errors with<br>7 Vpp common mode | (DC to 6MHZ)                                                                                                                                  | below output signal                                 |  |
|                                                                                                                               | signal from DC to 20kHz                  | Output data jitter                                                                                                                            | Less than ±5 nses                                   |  |
| With Sample Rate Converter module<br>Input sample frequency range<br>Number of audio bits<br>Dynamic range (20 Hz – 20 kHz at | 10kHz - 48kHz<br>20bits                  | Audio data format<br>The system is bit to bit transparent, but only wi<br>DSP functions that change the signal amplitud<br>Channel Status bit | , but only when there are no defined nal amplitude. |  |
| -60 dB input)<br>Total harmonic distortion +noise                                                                             | 120dB                                    | The system is transparent to the channel status bit when both signals in an AES/EBU signal comes from sources which are block-synchrone and   |                                                     |  |
| (20 Hz – 20 kHz, full-scale input)<br>Total harmonic distortion +noise                                                        | < 110dB                                  | there are no DSP functions in the signal route which might influence the channel status content.                                              |                                                     |  |
| (1 kHz, full-scale input)                                                                                                     | < 110dB                                  | <b>User bit</b><br>The system is always transparent to user bit, except when the signal<br>comes from an input with Sample Rate Converter.    |                                                     |  |

uly 2004

NTP Technology A/S Poppelgårdvej 7- DK - 2860 Søborg - Denmark Tel: + 45 44 53 11 88 / Fax: + 45 44 53 11 70 www.ntp.dk

NTP Technology reserves the rights to make changes or improvements in manufacturing or design that may affect specifications.